
This is the minimal change for the upcoming patches. Refresh the device tree of ipq807x at the same time. Signed-off-by: Chukun Pan <amadeus@jmu.edu.cn> Link: https://github.com/openwrt/openwrt/pull/14950 Signed-off-by: Robert Marko <robimarko@gmail.com>
382 lines
10 KiB
Diff
382 lines
10 KiB
Diff
From 6f8c1ed25809181c187a59b1caaa1521756924bf Mon Sep 17 00:00:00 2001
|
|
From: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
|
|
Date: Tue, 22 Oct 2024 17:47:26 +0200
|
|
Subject: [PATCH] arm64: dts: qcom: ipq: change labels to lower-case
|
|
|
|
DTS coding style expects labels to be lowercase. No functional impact.
|
|
Verified with comparing decompiled DTB (dtx_diff and fdtdump+diff).
|
|
|
|
Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
|
|
Link: https://lore.kernel.org/r/20241022-dts-qcom-label-v3-1-0505bc7d2c56@linaro.org
|
|
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
|
|
---
|
|
arch/arm64/boot/dts/qcom/ipq5018.dtsi | 10 +++---
|
|
arch/arm64/boot/dts/qcom/ipq5332.dtsi | 18 +++++-----
|
|
arch/arm64/boot/dts/qcom/ipq6018.dtsi | 26 +++++++-------
|
|
arch/arm64/boot/dts/qcom/ipq8074.dtsi | 18 +++++-----
|
|
arch/arm64/boot/dts/qcom/ipq9574.dtsi | 50 +++++++++++++--------------
|
|
5 files changed, 61 insertions(+), 61 deletions(-)
|
|
|
|
--- a/arch/arm64/boot/dts/qcom/ipq5018.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq5018.dtsi
|
|
@@ -31,27 +31,27 @@
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
- CPU0: cpu@0 {
|
|
+ cpu0: cpu@0 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x0>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
};
|
|
|
|
- CPU1: cpu@1 {
|
|
+ cpu1: cpu@1 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x1>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
};
|
|
|
|
- L2_0: l2-cache {
|
|
+ l2_0: l2-cache {
|
|
compatible = "cache";
|
|
cache-level = <2>;
|
|
cache-size = <0x80000>;
|
|
--- a/arch/arm64/boot/dts/qcom/ipq5332.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq5332.dtsi
|
|
@@ -30,47 +30,47 @@
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
- CPU0: cpu@0 {
|
|
+ cpu0: cpu@0 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x0>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
};
|
|
|
|
- CPU1: cpu@1 {
|
|
+ cpu1: cpu@1 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x1>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
};
|
|
|
|
- CPU2: cpu@2 {
|
|
+ cpu2: cpu@2 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x2>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
};
|
|
|
|
- CPU3: cpu@3 {
|
|
+ cpu3: cpu@3 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x3>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
};
|
|
|
|
- L2_0: l2-cache {
|
|
+ l2_0: l2-cache {
|
|
compatible = "cache";
|
|
cache-level = <2>;
|
|
cache-unified;
|
|
--- a/arch/arm64/boot/dts/qcom/ipq6018.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq6018.dtsi
|
|
@@ -34,12 +34,12 @@
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
- CPU0: cpu@0 {
|
|
+ cpu0: cpu@0 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x0>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -47,12 +47,12 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- CPU1: cpu@1 {
|
|
+ cpu1: cpu@1 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
enable-method = "psci";
|
|
reg = <0x1>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -60,12 +60,12 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- CPU2: cpu@2 {
|
|
+ cpu2: cpu@2 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
enable-method = "psci";
|
|
reg = <0x2>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -73,12 +73,12 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- CPU3: cpu@3 {
|
|
+ cpu3: cpu@3 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
enable-method = "psci";
|
|
reg = <0x3>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -86,7 +86,7 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- L2_0: l2-cache {
|
|
+ l2_0: l2-cache {
|
|
compatible = "cache";
|
|
cache-level = <2>;
|
|
cache-unified;
|
|
@@ -974,10 +974,10 @@
|
|
cooling-maps {
|
|
map0 {
|
|
trip = <&cpu_alert>;
|
|
- cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
+ cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
};
|
|
};
|
|
};
|
|
--- a/arch/arm64/boot/dts/qcom/ipq8074.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq8074.dtsi
|
|
@@ -32,39 +32,39 @@
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
- CPU0: cpu@0 {
|
|
+ cpu0: cpu@0 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
reg = <0x0>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
enable-method = "psci";
|
|
};
|
|
|
|
- CPU1: cpu@1 {
|
|
+ cpu1: cpu@1 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
enable-method = "psci";
|
|
reg = <0x1>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
};
|
|
|
|
- CPU2: cpu@2 {
|
|
+ cpu2: cpu@2 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
enable-method = "psci";
|
|
reg = <0x2>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
};
|
|
|
|
- CPU3: cpu@3 {
|
|
+ cpu3: cpu@3 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a53";
|
|
enable-method = "psci";
|
|
reg = <0x3>;
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
};
|
|
|
|
- L2_0: l2-cache {
|
|
+ l2_0: l2-cache {
|
|
compatible = "cache";
|
|
cache-level = <2>;
|
|
cache-unified;
|
|
--- a/arch/arm64/boot/dts/qcom/ipq9574.dtsi
|
|
+++ b/arch/arm64/boot/dts/qcom/ipq9574.dtsi
|
|
@@ -33,12 +33,12 @@
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
- CPU0: cpu@0 {
|
|
+ cpu0: cpu@0 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a73";
|
|
reg = <0x0>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -46,12 +46,12 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- CPU1: cpu@1 {
|
|
+ cpu1: cpu@1 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a73";
|
|
reg = <0x1>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -59,12 +59,12 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- CPU2: cpu@2 {
|
|
+ cpu2: cpu@2 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a73";
|
|
reg = <0x2>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -72,12 +72,12 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- CPU3: cpu@3 {
|
|
+ cpu3: cpu@3 {
|
|
device_type = "cpu";
|
|
compatible = "arm,cortex-a73";
|
|
reg = <0x3>;
|
|
enable-method = "psci";
|
|
- next-level-cache = <&L2_0>;
|
|
+ next-level-cache = <&l2_0>;
|
|
clocks = <&apcs_glb APCS_ALIAS0_CORE_CLK>;
|
|
clock-names = "cpu";
|
|
operating-points-v2 = <&cpu_opp_table>;
|
|
@@ -85,7 +85,7 @@
|
|
#cooling-cells = <2>;
|
|
};
|
|
|
|
- L2_0: l2-cache {
|
|
+ l2_0: l2-cache {
|
|
compatible = "cache";
|
|
cache-level = <2>;
|
|
cache-unified;
|
|
@@ -845,10 +845,10 @@
|
|
cooling-maps {
|
|
map0 {
|
|
trip = <&cpu0_alert>;
|
|
- cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
+ cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
};
|
|
};
|
|
};
|
|
@@ -875,10 +875,10 @@
|
|
cooling-maps {
|
|
map0 {
|
|
trip = <&cpu1_alert>;
|
|
- cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
+ cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
};
|
|
};
|
|
};
|
|
@@ -905,10 +905,10 @@
|
|
cooling-maps {
|
|
map0 {
|
|
trip = <&cpu2_alert>;
|
|
- cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
+ cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
};
|
|
};
|
|
};
|
|
@@ -935,10 +935,10 @@
|
|
cooling-maps {
|
|
map0 {
|
|
trip = <&cpu3_alert>;
|
|
- cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
- <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
+ cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
|
|
+ <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
};
|
|
};
|
|
};
|